首页> 外文会议>IEEE International Electron Devices Meeting >High performance dual-gate ISFET with non-ideal effect reduction schemes in a SOI-CMOS bioelectrical SoC
【24h】

High performance dual-gate ISFET with non-ideal effect reduction schemes in a SOI-CMOS bioelectrical SoC

机译:高性能双栅ISFET,具有非理想效果降低方案在SOI-CMOS生物电解中

获取原文

摘要

A dual-gate ion-sensitive field-effect transistor (DGFET) with the back-side sensing structure implemented in a 0.18 ??m SOI-CMOS SoC platform realizing high performance bioelectrical detection with non-ideal effect reduction is presented. Non-ideal effects of the conventional ISFET, such as time drift and hysteresis, are suppressed by the innovative scheme in DGFET using the bottom poly-gate (PG) transistor instead of the fluidic gate (FG) transistor for sensing. As a result, the signal-to-noise ratio (SNR) is improved by 155x, time drift is reduced by 53x, and hysteresis is reduced by 3.7x. For certain applications which require high sensitivity, a pulse-modulated biasing technique can be adopted to effectively reduce time drift with high pH sensitivity of 453 mV/pH which is ???7.5x enhancement over the Nernst limit in the proposed DGFET.
机译:呈现了在0.18 ?? MOI-CMOS SOC平台中实现的双栅极离子敏感场效应晶体管(DGFET),其在0.18ΩMOI-CMOS SOC平台中实现了具有非理想效果降低的高性能生物电解检测。使用底部多栅极(PG)晶体管代替流体栅极(FG)晶体管,通过DGFET中的创新方案来抑制传统ISFET的非理想效果,例如时间漂移和滞后,而不是用于感测的流体栅极(FG)晶体管。结果,信噪比(SNR)通过155倍提高,时间漂移减少53倍,滞后减少了3.7倍。对于需要高灵敏度的某些应用,可以采用脉冲调制的偏置技术,以有效地降低453 mV / pH的高pH敏感性的时间漂移​​,这是在所提出的DGFET中的nernst限制上增强的7.5倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号