首页> 外文会议>IEEE International Electron Devices Meeting >MTJ-based 'normally-off processors' with thermal stability factor engineered perpendicular MTJ, L2 cache based on 2T-2MTJ cell, L3 and last level cache based on 1T-1MTJ cell and novel error handling scheme
【24h】

MTJ-based 'normally-off processors' with thermal stability factor engineered perpendicular MTJ, L2 cache based on 2T-2MTJ cell, L3 and last level cache based on 1T-1MTJ cell and novel error handling scheme

机译:基于MTJ的“常关处理器”,具有热稳定因子的垂直MTJ,L2高速缓存,基于2T-2MTJ小区,L3和最后一级高速缓存,基于1T-1MTJ小区和新颖的误差处理方案

获取原文

摘要

MTJ-based cache memory is expected to reduce processor power significantly. However, write energy increases rapidly for high speed operation and considered not suited for lower level cache memory. In this work, we have developed L2 and L3 cache memory based on thermal stability factor engineered pMTJ with 2T-2MTJ and 1T-1MTJ memory cell and novel error handling scheme. These techniques reduce 75% energy with 2% performance overhead compared to SRAM-based l2 and L3 cache memory.
机译:基于MTJ的高速缓存存储器预计将显着降低处理器功率。但是,写入能量随着高速操作而迅速增加,并且认为不适合较低级别的高速缓冲存储器。在这项工作中,我们基于具有2T-2MTJ和1T-1MTJ存储器单元和新型误差处理方案的热稳定因子设计的L2和L3高速缓冲存储器。与SRAM的L2和L3高速缓冲存储器相比,这些技术可以减少75%的能量,其性能开销具有2%的性能开销。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号