首页> 外文会议>IEEE International Electron Devices Meeting >Characterization of chip-level hetero-integration technology for high-speed, highly parallel 3D-stacked image processing system
【24h】

Characterization of chip-level hetero-integration technology for high-speed, highly parallel 3D-stacked image processing system

机译:高速,高度并行的3D堆叠图像处理系统的芯片级异质集成技术的表征

获取原文

摘要

We demonstrate the chip-based 3D heterogeneous integration technology for realizing highly parallel 3D-stacked image sensor. Three kinds of chips, CMOS image sensor chip, analog circuit chip, and ADC array chip, which were fabricated by different technologies, are processed and stacked vertically to form a prototype 3D-stacked image sensor. Through-Si vias (TSVs) and metal micro-bumps are formed in chip-level before stacking. The fundamental characteristics are evaluated in the fabricated prototype 3D-stacked image sensor.
机译:我们展示了基于芯片的3D异构集成技术,用于实现高度平行的3D堆叠图像传感器。由不同技术制造的三种芯片,CMOS图像传感器芯片,模拟电路芯片和ADC阵列芯片垂直处理并堆叠以形成原型3D堆叠图像传感器。通过-SI通孔(TSV)和金属微凸块在堆叠之前在芯片级中形成。在制造的原型3D堆叠图像传感器中评估了基本特征。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号