【24h】

Design of SENIOR: A Case Study

机译:高级设计:案例研究

获取原文

摘要

The design and implementation of a new Application Specific Instruction-set Processor(ASIP) processor is usually the result of a substantial design effort, more details about the Application Specific Instruction-set Processor (ASIP) design process can be found in [10]. There are a number of different software tools that relaxes the design effort in one way or another. However all these tools forces the designer into a predefined architecture template. This limitation in design flexibility often makes designers of novel ASIP processors and programmable accelerators revert back to an Hardware Description Language (HDL), e.g. Verilog or VHDL. HDLs offers full design flexibility at the register transfer level, but the flexibility comes at the cost of increased design complexity. All details, e.g. register forwarding and/or pipeline control, has to be handled manually.
机译:新的专用指令集处理器(ASIP)处理器的设计和实现通常是大量设计工作的结果,有关专用指令集处理器(ASIP)设计过程的更多详细信息,请参见[10]。有许多不同的软件工具以一种或另一种方式减轻了设计工作的负担。但是,所有这些工具都会迫使设计人员进入预定义的架构模板中。设计灵活性的这种局限性经常使新颖的ASIP处理器和可编程加速器的设计者恢复到硬件描述语言(HDL),例如Verilog或VHDL。 HDL在寄存器传输级别提供了完整的设计灵活性,但这种灵活性是以增加设计复杂性为代价的。所有细节,例如寄存器转发和/或管道控制,必须手动处理。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号