首页> 外文会议>2011 International conference on multimedia computing and systems >A successive-approximation ADC for CMOS image sensors
【24h】

A successive-approximation ADC for CMOS image sensors

机译:用于CMOS图像传感器的逐次逼近ADC

获取原文

摘要

The CMOS image sensors are achieving a growing presence in today''s mobile applications as the industry acknowledges the advances of the CMOS-based technology and its scaling possibilities. The roadmap recently unveiled for CMOS Image Sensor is announcing ever smaller pixels, after 1.4μm pixel pitch, demos with a pitch of 1.1μm were presented, and it also announces the future generation of pixels with 0.9μm pixel size. This steady decrease in pixel size has had a profound impact on sensors analog readout electronics, and, in particular, on their ADC architecture. For mobile applications, the ADCs are mostly placed in each column of image arrays, as the width of each converter need to fit in the image array pitch. The design becomes a true challenge as the available area for layout is very critical. To overcome this limitation, a compromise between column level and chip level ADCs can be used. A solution using a converter per 32 columns of the pixel array is proposed. The converter is a Successive Approximation (SA) ADC of apparent resolution 12 bits and is obtained from a 9 bits converter. This work presents a conversion architecture, particularly well adapted to image sensors where the noise level varies along with the amplitude of the useful signal. The proposed design presents the benefit of increasing the number of bits of the ADC without excessively increasing its complexity or its processing time. The converter is designed in CMOS 65nm technology, and will be implemented in a 5Megapixel sensor, at a sampling rate of 8.33MS/s. The simulations show good linearity and verify the concept of the new architecture.
机译:随着业界认可基于CMOS的技术及其可扩展性的发展,CMOS图像传感器在当今的移动应用中的地位越来越高。最近发布的CMOS图像传感器路线图宣布了越来越小的像素,在1.4μm像素间距之后,演示了1.1μm间距的演示,并且还宣布了下一代0.9μm像素尺寸的像素。像素尺寸的不断减小对传感器模拟读出电子设备,特别是对其ADC架构产生了深远的影响。对于移动应用,由于每个转换器的宽度都需要适合图像阵列的间距,因此ADC大多放置在图像阵列的每一列中。由于可用的布局区域非常关键,因此设计成为真正的挑战。为了克服这个限制,可以在列级和芯片级ADC之间折衷。提出了一种使用每32列像素阵列使用转换器的解决方案。该转换器是视在分辨率为12位的逐次逼近(SA)ADC,可从9位转换器获得。这项工作提出了一种转换体系结构,特别适合于图像传感器,其中噪声水平随有用信号的幅度而变化。所提出的设计具有在不过度增加其复杂性或处理时间的情况下增加ADC位数的好处。该转换器采用CMOS 65nm技术设计,将在5Megapixel传感器中实现,采样速率为8.33MS / s。仿真显示出良好的线性度,并验证了新架构的概念。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号