首页> 外文会议>2011 IEEE International Conference of Electron Devices and Solid-State Circuits >A System-On-Chip bus architecture for hardware Trojan protection in security chips
【24h】

A System-On-Chip bus architecture for hardware Trojan protection in security chips

机译:用于安全芯片中的硬件Trojan保护的片上系统总线体系结构

获取原文

摘要

Hardware Trojan, similar to the computer viruses, is a new threat in modern System-On-Chips (SOCs) such as security chips and trusted computer systems. Despite the risks that such an attack entails, little attention has been given to the methods of run-time Trojan detection. In this paper, the defects in existing security chips are analyzed and an improved bus architecture for hardware Trojan protection is presented, which can prevent data from runtime Trojan attacking in the digital circuits. A novel bus controller and random number generator (RNG) are used to implement the mechanism and the experimental results shows that the structure is efficient at thwarting the leaking of confidential information and signals.
机译:与计算机病毒相似,硬件木马是现代芯片上系统(SOC)的新威胁,例如安全芯片和受信任的计算机系统。尽管存在此类攻击带来的风险,但很少关注运行时特洛伊木马检测方法。本文分析了现有安全芯片的缺陷,提出了一种改进的硬件木马保护总线体系结构,可以防止数据在数字电路中受到运行时木马的攻击。一种新颖的总线控制器和随机数发生器(RNG)用于实现该机制,实验结果表明,该结构可有效防止机密信息和信号的泄漏。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号