首页> 外文会议>2011 Symposium on VLSI Circuits : Digest of Technical Papers >A 1-V, 8b, 40MS/s, 113µW charge-recycling SAR ADC with a 14µW asynchronous controller
【24h】

A 1-V, 8b, 40MS/s, 113µW charge-recycling SAR ADC with a 14µW asynchronous controller

机译:具有14µW异步控制器的1V,8b,40MS / s,113µW电荷回收SAR ADC

获取原文

摘要

This paper presents an energy-efficient charge-sharing SAR ADC design that targets for 1-V, 8-bit 40MS/s performance. By reconfiguring the networks for the input sampling and the reference banks, the settling time at input sample-hold stage and the pre-charge energy for each evaluation phase can be alleviated, that is equivalent to power saving. In addition, a dedicated asynchronous controller is developed to precisely control the energy for each logic operation. With a 90nm CMOS process, the prototype achieves 113µW (20fJ/conv), 48.4 dB SNDR. Digital controller only dissipates 12.4% of system power.
机译:本文提出了一种节能的电荷共享SAR ADC设计,其目标是实现1V,8位40MS / s的性能。通过重新配置输入采样和参考库的网络,可以减轻输入采样保持阶段的建立时间和每个评估阶段的预充电能量,这相当于节省了电能。此外,还开发了专用的异步控制器来精确控制每个逻辑操作的能量。原型采用90nm CMOS工艺,达到113µW(20fJ / conv),48.4 dB SNDR。数字控制器仅消耗系统功率的12.4%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号