首页> 外文会议>2011 Symposium on VLSI Circuits : Digest of Technical Papers >A tri-modal 20Gbps/link differential/DDR3/GDDR5 memory interface
【24h】

A tri-modal 20Gbps/link differential/DDR3/GDDR5 memory interface

机译:三模态20Gbps /链路差分/ DDR3 / GDDR5存储器接口

获取原文

摘要

An improved asymmetric bidirectional memory interface [1] implemented in 40-nm CMOS process achieves 20Gbps per data link, and can also communicate with DDR3 and GDDR5 DRAM at 1.6Gbps and 6.4Gbps, respectively. The low-power tri-modal high-speed interface is enabled by a continuous 1.6GHz to 10GHz clock generation mechanism, and substantial reuse of the circuit elements between the signaling modes, particularly at the driver output stage. In the high speed differential mode, the system utilizes a 1-tap transmit equalizer during a WRITE to the memory, while in memory READ it uses a linear equalizer (LEQ) with 3dB of peaking as well as a calibrated 1-tap predictive decision feedback equalizer (prDFE). The interface consisting of 16 data links achieves efficiency of better than 5.3mW/Gbps.
机译:改进的非对称双向存储器接口[1]以40-nm CMOS工艺实现,每个数据链路可达到20Gbps,并且还可以分别以1.6Gbps和6.4Gbps与DDR3和GDDR5 DRAM通信。低功耗三模态高速接口通过连续的1.6GHz至10GHz时钟生成机制启用,并且可以在信令模式之间(尤其是在驱动器输出级之间)充分利用电路元件。在高速差分模式下,系统在写入存储器期间利用1抽头发射均衡器,而在存储器READ中,它使用具有3dB峰值的线性均衡器(LEQ)以及经过校准的1抽头预测决策反馈均衡器(prDFE)。由16个数据链路组成的接口可实现高于5.3mW / Gbps的效率。

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号