首页> 外文会议>2011 Saudi International Electronics, Communications and Photonics Conference >A pipelined ADC design exploration methodology employing circuit-system refinement
【24h】

A pipelined ADC design exploration methodology employing circuit-system refinement

机译:采用电路系统优化的流水线ADC设计探索方法

获取原文

摘要

A pipelined ADC equation-based design space exploration methodology targeting minimum power dissipation is presented. While distinct frontiers are drawn between system-level and circuit-level design phases, this paper shows the importance of a refinement step between both phases. At the system-level, all possible architectures are examined followed by behavioral validation. Using a circuit sizing tool, different circuit topologies are investigated. The refinement phase proves to be important to increase the accuracy of system-level calculations by remapping new circuit-related parameters using the achieved circuit performances. The flow was built in an open system environment where the user has the freedom to change the modeling approach at any level, introduce different equations, and relax/tighten design constraints. An 11-bit ADC design test case is given to illustrate the methodology.
机译:提出了一种基于流水线ADC方程式的设计空间探索方法,该方法以最小的功耗为目标。虽然在系统级和电路级设计阶段之间绘制了截然不同的领域,但本文显示了在两个阶段之间进行细化的重要性。在系统级别,将检查所有可能的体系结构,然后进行行为验证。使用电路大小确定工具,研究了不同的电路拓扑。通过利用已实现的电路性能重新映射与电路相关的新参数,精炼阶段被证明对提高系统级计算的准确性非常重要。该流程是在开放系统环境中构建的,在该环境中,用户可以自由更改任何级别的建模方法,引入不同的方程式并放宽/收紧设计约束。给出了一个11位ADC设计测试用例来说明该方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号