首页> 外文会议>2011 International Symposium on VLSI Design, Automation and Test >A 1-V 8-bit 100kS/s-to-4MS/s asynchronous SAR ADC with 46fJ/conv.-step
【24h】

A 1-V 8-bit 100kS/s-to-4MS/s asynchronous SAR ADC with 46fJ/conv.-step

机译:具有46fJ /转换步长的1V 8位100kS / s至4MS / s异步SAR ADC

获取原文

摘要

This paper presents a low-power speed-scalable 8bit Successive Approximation Register (SAR) ADC implemented in 0.18-μm CMOS. By designing a compact asynchronous controller and a charge-sharing DAC, the power consumption can be linearly scaled with the conversion speed. A maximum power dissipation of 28.4 μW and 0.019 mm2 total area make this ADC ideal for highly integrated wireless sensor nodes. The measured ENOB at Nyquist frequency at 4 MS/s is 7.3 bit, corresponding to a general FoM of 46 fJ/conv.-step. The embedded asynchronous controller allows the ADC to achieve the same energy efficiency over a wide conversion speed from 100 kS/s to 4 MS/s.
机译:本文提出了一种在0.18μmCMOS中实现的低功耗速度可扩展8位逐次逼近寄存器(SAR)ADC。通过设计紧凑的异步控制器和电荷共享DAC,功耗可以随转换速度线性缩放。该ADC的最大功耗为28.4μW,总面积为0.019 mm 2 ,非常适合高度集成的无线传感器节点。在奈奎斯特频率下以4 MS / s的速度测得的ENOB为7.3位,对应于46 fJ /转换步长的一般FoM。嵌入式异步控制器允许ADC在从100 kS / s到4 MS / s的宽转换速度下实现相同的能效。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号