首页> 外文期刊>IEEE Solid-State Circuits Letters >A 1-GS/s 8-Bit 12.01-fJ/conv.-step Two-Step SAR ADC in 28-nm FDSOI Technology
【24h】

A 1-GS/s 8-Bit 12.01-fJ/conv.-step Two-Step SAR ADC in 28-nm FDSOI Technology

机译:1-GS / S 8位12.01-FJ / Conv.-步骤两步SAR ADC在28-NM FDSOI技术中

获取原文
获取原文并翻译 | 示例
           

摘要

This letter presents a partially interleaved 1-GS/s 8-bit two-step SAR ADC for low-power operations. A fast noise-reduction technique is proposed to increase the power efficiency without significant degradation of the conversion rate. A modified StrongARM latch is adopted to further reduce the comparator noise. A calibration procedure runs in the background to address the nonuniform comparator offsets and the interstage gain error. Fabricated in a 28-nm FDSOI process, the prototype ADC achieves an SNDR of 46.65 dB at Nyquist with a power consumption of 2.1 mW, leading into a Walden FOM of 12.01 fJ/conv.-step.
机译:该信显示了用于低功耗操作的部分交织的1-GS / S 8位二步SAR ADC。提出了一种快速降噪技术,以提高功率效率而不会显着降低转换率。采用改进的StrongArm锁存器进一步减少了比较器噪声。校准过程在后台运行以解决非均匀比较器偏移和级间增益错误。在28纳米FDSOI工艺中制造,原型ADC在奈奎斯特的SND中实现了46.65 dB的功率消耗2.1兆瓦,导致瓦尔登FJ / Conv.-步骤。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号