首页> 外文会议>2011 IEEE International Conference on IC Design and Technology >Low power embedded memory design – process to system level considerations
【24h】

Low power embedded memory design – process to system level considerations

机译:低功耗嵌入式存储器设计–从过程到系统级的考虑

获取原文

摘要

Embedded memories are widely used in low power System-on-Chip (SoC) applications. Low power performance can be optimized with process, circuits, architecture and system level co-development. In this paper, low power design considerations are described in advanced technology nodes to address memory leakage and active power dissipation. Memory bit cell design in context of process technology definition, circuit techniques at the macro design level, and chip-level integration considerations for low power are described.
机译:嵌入式存储器广泛用于低功耗片上系统(SoC)应用中。可以通过过程,电路,架构和系统级共同开发来优化低功耗性能。本文在先进技术节点中描述了低功耗设计注意事项,以解决内存泄漏和有源功耗问题。描述了在处理技术定义,宏设计级的电路技术以及低功耗的芯片级集成注意事项的背景下进行的存储位单元设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号