首页> 外文会议>International Conference on Optical, Electronic and Electrical Materials;OEEM2010 >Test approach based on decision diagrams for delay fault caused by crosstalk interferences in digital circuits
【24h】

Test approach based on decision diagrams for delay fault caused by crosstalk interferences in digital circuits

机译:基于决策图的数字电路中串扰干扰引起的延迟故障测试方法

获取原文

摘要

The crosstalk is induced between the elements in digital circuits due the increasing switching speeds and the decreasing in technology scaling. The crosstalk is caused by parasitic couplings between adjacent wires that include capacitance and inductance effects. The crosstalk can result in functional failures or timing problems. A test approach for the delay faults caused by crosstalk interferences in digital circuits is presented in this paper, the approach is based on decision diagrams and the selection of delay sensitive path. The static timing analysis is carried out to obtain the delay information about the paths, all aggressor lines are activated in the best possible way. The test vectors are generated by building a decision diagram and searching for the specific paths in the decision diagram. Experimental results show that the test approach proposed in this paper can generate the test vectors for the testable delay faults caused by crosstalk.
机译:由于开关速度的提高和技术规模的降低,在数字电路的元件之间会产生串扰。串扰是由相邻导线之间的寄生耦合引起的,包括电容和电感效应。串扰会导致功能故障或时序问题。提出了一种针对数字电路中串扰干扰引起的时延故障的测试方法,该方法基于决策图和时延敏感路径的选择。进行静态时序分析以获得有关路径的延迟信息,所有攻击线均以最佳方式激活。通过构建决策图并在决策图中搜索特定路径来生成测试向量。实验结果表明,本文提出的测试方法可以为串扰引起的可测试的延迟故障生成测试矢量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号