首页> 外文会议>2010 IEEE CPMT Symposium Japan >Development of multi-stack process on wafer-on-wafer (WOW)
【24h】

Development of multi-stack process on wafer-on-wafer (WOW)

机译:晶圆上多堆叠工艺的开发(WOW)

获取原文

摘要

The multi-stack process on wafer-on-wafer (WOW) has been developed. In order to realize the multi-stacked wafer with ultra thinned wafer of less than 10μm with adhesive polymer, several processes have been optimized. The wafer thickness after back-grinding was controlled within the total thickness variation (TTV) of 1.2μm on wafer-level of 8inch. For the side wall of though silicon vias (TSV), SiN film with low deposition temperature of 150 °C has been developed and applied for TSV process without degradation for electrical characteristics. The uniformity of Cu electro-plating has been improved that the overburdened Cu from the sueface was decreased from 13.3 μm to 0.7 μm by optimizing plating solution. The CMP process following Cu electro-plating has been customized for the high rate of 5 μm/min. Finally, the stacked wafer has been evaluated for thermal cycle test (TCT) of 100 cycles with −65 to 150 °C. The result showed that there was no degradation for packaging process.
机译:已经开发了晶圆上多堆叠工艺(WOW)。为了用粘合剂聚合物实现厚度小于10μm的超薄晶片的多层堆叠,已对几种工艺进行了优化。在8英寸晶圆水平上,将背面研磨后的晶圆厚度控制在1.2μm的总厚度变化(TTV)之内。对于硅通孔(TSV)的侧壁,已开发出具有150°C的低沉积温度的SiN膜,并将其用于TSV工艺而不会降低电特性。通过优化电镀液,改善了电镀铜的均匀性,使从表层覆盖的铜从13.3μm减少到0.7μm。电镀铜后的CMP工艺已针对5μm/ min的高速率进行了定制。最后,已对堆叠晶圆进行了-65至150°C的100个循环的热循环测试(TCT)评估。结果表明,包装过程没有降解。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号