首页> 外文会议>2010 IEEE CPMT Symposium Japan >Fast power integrity estimation method by use of LSI power-pin model
【24h】

Fast power integrity estimation method by use of LSI power-pin model

机译:利用LSI电源引脚模型的快速电源完整性估计方法

获取原文
获取外文期刊封面目录资料

摘要

Fast power integrity analysis system to realize the chip-package-board co-design is described. As high-speed signal processing of semiconductor chips and high-density packaging technologies are progressed, circuit margins are reduced and the packaging design becomes difficult more and more. These difficulties often bring re-designs of board and package layouts. Short turn-around-time estimation techniques for analyzing the electrical performance integrating chip-package-board characteristics have been required for reducing the time loss by the rework and increase design efficiency,. This system contributes to the increase of design efficiency in the early product development stage followed by reducing the time loss due to the rework in the development process.
机译:描述了实现芯片封装板协同设计的快速电源完整性分析系统。随着半导体芯片的高速信号处理和高密度封装技术的发展,电路裕量减小,并且封装设计变得越来越困难。这些困难经常带来电路板和封装布局的重新设计。为了减少返工的时间损失并提高设计效率,需要短的周转时间估计技术来分析集成芯片封装板特性的电气性能。该系统有助于在产品早期开发阶段提高设计效率,然后减少由于开发过程中的返工而造成的时间损失。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号