首页> 外文会议>2010 3rd International Conference on Advanced Computer Theory and Engineering >FPGA-based embedded speed limit enforcement system on freeway
【24h】

FPGA-based embedded speed limit enforcement system on freeway

机译:高速公路上基于FPGA的嵌入式限速执行系统

获取原文

摘要

Speeding is recognized as a major contributing factor in traffic accidents on freeway. In order to reduce speed-related accidents, accurate real-time speed limit enforcement system is very critical to freeway. This paper presents an automatic speed limit enforcement system on freeway based on cameras and the Field Programmable Gate Array (FPGA) implementation to achieve this objective. Taking the advantage of the powerful parallel processing architecture of FPGA, this FPGA-based system can provide a real-time, low-cost, high-performance hardware platform for multi-channel video system to achieve real-time image processing. Once the speeding vehicle is detected, the system will immediately record the panoramic view of the vehicle passing and basic characteristics of the vehicle, shoot of the vehicle number plate, the vehicle speed, passing time, etc., and send this information to the monitoring center by the wireless modem through the serial interface and the GPRS network. The experiments indicated that the speed limit enforcement system can detect the vehicle speed accurately and provide the necessary proof for the police to enact punishment.
机译:加速被认为是高速公路交通事故的主要贡献因素。为了减少与速度相关的事故,准确的实时速度限制执法系统对高速公路非常重要。本文介绍了基于摄像机的高速公路上自动限速强制执行系统,以及现场可编程门阵列(FPGA)实现实现这一目标。采用FPGA强大的并行处理架构的优势,基于FPGA的系统可以为多通道视频系统提供实时,低成本,高性能的硬件平台,实现实时图像处理。一旦检测到超速车辆,系统就会立即记录车辆通过的全景和车辆的基本特征,车辆数板的射击,车速,通过时间等,并将这些信息发送到监控通过无线调制解调器通过串行接口和GPRS网络中心。实验表明,速度限制执法系统可以准确地检测车速,并为警方制定惩罚的必要证据。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号