【24h】

Memristor based programmable threshold logic array

机译:基于忆阻器的可编程阈值逻辑阵列

获取原文
获取外文期刊封面目录资料

摘要

In this work, we utilized memristors in the realization of power and area efficient programmable threshold gates. Memristors are used as weights at the inputs of the threshold gates. The threshold gates are programmed by changing the memristance to enable implementation of different Boolean functions. A new threshold gate-array architecture is proposed and evaluated for power, area and delay metrics. The CAD setup that was utilized in the evaluation of the aforementioned architecture, can also be used to analyse the performance of emerging computing technologies. The proposed architecture achieves an average power reduction of 75% and area (transistor count) reduction of 75% when compared to look-up-table (LUT) based logic with some delay penalty.
机译:在这项工作中,我们利用忆阻器来实现功率和面积高效的可编程阈值门。忆阻器用作阈值门输入的权重。通过更改忆阻来对阈值门进行编程,以实现不同的布尔函数。提出了一种新的门限门阵列架构,并对其功率,面积和延迟指标进行了评估。在评估上述体系结构中使用的CAD设置也可以用于分析新兴计算技术的性能。与基于查找表(LUT)的逻辑相比,所提出的体系结构可实现平均功耗降低75%和面积(晶体管数量)降低75%的情况,并具有一定的时延损失。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号