首页> 外文会议>2010 IEEE International Conference of Electron Devices and Solid-State Circuits >A clock and data recovery circuit for 3.125Gb/s RapidIO SerDes
【24h】

A clock and data recovery circuit for 3.125Gb/s RapidIO SerDes

机译:用于3.125Gb / s RapidIO SerDes的时钟和数据恢复电路

获取原文

摘要

This work presents a low-power low-cost CDR design for RapidIO SerDes. The design is based on phase interpolator, which is controlled by a synthesized standard cell digital block. Half-rate architecture is adopted to lessen the problems in routing high speed clocks and reduce power. An improved half-rate bang-bang phase detector is presented to assure the stability of the system. Moreover, the paper proposes a simplified control scheme for the phase interpolator to further reduce power and cost. The CDR takes an area of less than 0.05mm2, and post simulation shows that the CDR has a RMS jitter of UIpp/32 (11.4ps@3.125GBaud) and consumes 9.5mW at 3.125GBaud.
机译:这项工作提出了一种用于RapidIO SerDes的低功耗,低成本CDR设计。该设计基于相位插值器,该相位插值器由合成的标准单元数字模块控制。采用半速率架构,以减少路由高速时钟的问题并降低功耗。提出了一种改进的半速率Bang-bang相位检测器,以确保系统的稳定性。此外,本文提出了一种简化的相位内插器控制方案,以进一步降低功耗和成本。 CDR的面积小于0.05mm 2 ,仿真后显示,CDR的RMS抖动为UI pp / 32(11.4ps@3.125GBaud),在3.125GBaud时消耗9.5mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号