首页> 外文会议>Research and Development (SCOReD), 2009 >Design and simulation analysis of nanoscale vertical MOSFET technology
【24h】

Design and simulation analysis of nanoscale vertical MOSFET technology

机译:纳米垂直MOSFET技术的设计与仿真分析

获取原文

摘要

Design consideration of vertical MOSFET with double gate structure on each side of insulating pillar for nanodevice applications is presented. The body doping effect on vertical channel for channel length, Lg = 50 nm and analyzing its effect towards such small devices was successfully performed. The analysis continued with the comparative investigation of device performance with conventional planar MOSFET as scaling Lg down to 50 nm. The final part evaluates the innovative design of incorporating dielectric pocket (DP) on top of vertical MOSFET turret with comprehensive device performance analysis as compared to standard vertical MOSFET in nanoscale realm. An optimized body doping for enhanced performance of vertical MOSFET was revealed. The vicinity of DP near the drain end is found to reduce the charge sharing effects between source and drain that gives better gate control of the depletion region for short channel effect (SCE) suppression in nanodevice structure.
机译:提出了针对纳米器件应用,在绝缘柱的每一侧具有双栅极结构的垂直MOSFET的设计考虑。成功地完成了垂直长度为L g = 50 nm的垂直通道上的人体掺杂效应,并分析了其对此类小型器件的影响。通过对传统平面MOSFET将L g 缩小至50 nm的器件性能进行比较研究,继续进行了分析。最后一部分评估与纳米级领域中的标准垂直MOSFET相比,在垂直MOSFET刀塔顶部集成电介质袋(DP)的创新设计,具有全面的器件性能分析。揭示了用于增强垂直MOSFET性能的优化体掺杂。发现在漏极端附近的DP附近降低了源极和漏极之间的电荷共享效应,从而为纳米器件结构中的短沟道效应(SCE)抑制提供了对耗尽区的更好栅极控制。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号