首页> 外文会议>Computer Design, 2009. ICCD 2009 >Analysis and optimization of pausible clocking based GALS design
【24h】

Analysis and optimization of pausible clocking based GALS design

机译:基于合理时钟的GALS设计的分析和优化

获取原文

摘要

Pausible clocking based globally-asynchronous locally-synchronous (GALS) system design has been proven a promising approach to SoCs and NoCs. In this paper, we analyze the throughput reduction and synchronization failures introduced by the widely used pausible clocking scheme, and propose an optimized scheme for higher throughput and more reliable GALS design. The local clock generator is improved to minimize the acknowledge latency, and a novel input port is applied to maximize the safe timing region for the clock tree insertion. Simulation results using the IHP 0.13-¿m standard CMOS process demonstrate that up to one-third increase in data throughput and an almost doubled safe timing region for clock tree distribution can be achieved in comparison to the traditional pausible clocking scheme.
机译:事实证明,基于可暂停时钟的全局异步本地同步(GALS)系统设计是一种有前途的SoC和NoC方法。在本文中,我们分析了广泛使用的可行时钟方案引入的吞吐量降低和同步失败,并提出了一种用于更高吞吐量和更可靠的GALS设计的优化方案。改进了本地时钟发生器以最小化确认等待时间,并应用了新颖的输入端口以最大化用于时钟树插入的安全定时区域。使用IHP0.13-μm标准CMOS工艺的仿真结果表明,与传统的可疑相比,数据吞吐量最多可提高三分之一,并且时钟树分配的安全时序区域几乎翻倍时钟方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号