首页> 外文会议>ACM/IEEE International Symposium on Low Power Electronics and Design >A Low Power Layered Decoding Architecture for LDPC Decoder Implementation for IEEE 802.11n LDPC Codes
【24h】

A Low Power Layered Decoding Architecture for LDPC Decoder Implementation for IEEE 802.11n LDPC Codes

机译:用于IEEE 802.11n LDPC码的LDPC解码器实现的低功率分层解码架构

获取原文

摘要

This paper presents a low power LDPC decoder design based on reducing the amount of memory access. By utilizing the column overlapping of the LDPC parity check matrix, the amount of access for the memory storing the posterior values is minimized. In addition, a thresholding decoding scheme is proposed which reduces the memory access by trading off the error correcting performance. The decoder was implemented in TSMC 0.18μm CMOS process. Experimental results show that for a LDPC decoder targeting for IEEE 802.11n, the power consumption of the memory and the decoder can be reduced by 72% and 24%, respectively.
机译:本文基于降低内存访问量的低功耗LDPC解码器设计。通过利用LDPC奇偶校验矩阵的列重叠,最小化存储后部值的存储器的访问量。另外,提出了一种阈值解码方案,其通过交易纠正性能来减少存储器访问。解码器在TSMC0.18μmCMOS过程中实现。实验结果表明,对于IEEE 802.11n的LDPC解码器,存储器和解码器的功耗分别可以减少72%和24%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号