首页> 外文会议>2005 IEEE Compound Semiconductor Integrated Circuit Symposium >80 Gbit/s monolithically integrated clock and data recovery circuit with 1:2 DEMUX using InP-based DHBTs
【24h】

80 Gbit/s monolithically integrated clock and data recovery circuit with 1:2 DEMUX using InP-based DHBTs

机译:使用基于InP的DHBT,具有1:2 DEMUX的80 Gbit / s单片集成时钟和数据恢复电路

获取原文

摘要

An 80 Gbit/s monolithically integrated clock and data recovery (CDR) circuit with 1:2 demultiplexer (DEMUX) is reported. The integrated circuit (IC) is manufactured using an InP double heterostructure bipolar transistor (DHBT) technology which features cut-off frequency values of more than 220 GHz for both fT and fmax. The CDR circuit is mainly composed of a half-rate linear phase detector including an 1:2 DEMUX, a loop filter, and a voltage controlled oscillator (VCO). The 40 Gbit/s recovered and demultiplexed data for an 80 Gbit/s input signal feature a signal swing of approximately 600 mV. The extracted 40 GHz clock signal shows a phase noise of -98 dBc/Hz at 100 KHz offset frequency. The corresponding peak-to-peak jitter amounts to 1.66ps while the rms jitter is 0.37ps. The full IC dissipates 1.65 W at a supply voltage of -4.8 V.
机译:报告了一个具有1:2解复用器(DEMUX)的80 Gbit / s单片集成时钟和数据恢复(CDR)电路。集成电路(IC)使用InP双异质结构双极晶体管(DHBT)技术制造,该技术的特征在于f T 和f max 。 CDR电路主要由一个半速率线性相位检测器组成,该检测器包括一个1:2 DEMUX,一个环路滤波器和一个压控振荡器(VCO)。针对80 Gbit / s输入信号的40 Gbit / s恢复和多路分解数据具有大约600 mV的信号摆幅。提取的40 GHz时钟信号在100 KHz偏移频率下显示-98 dBc / Hz的相位噪声。相应的峰峰值抖动为1.66ps,而均方根抖动为0.37ps。完整的IC在-4.8 V的电源电压下耗散1.65 W.

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号