首页> 外文会议>Electrical and Computer Engineering, 2004. Canadian Conference on >Hardware implementation of the optimized transform and quantization blocks of H.264
【24h】

Hardware implementation of the optimized transform and quantization blocks of H.264

机译:H.264优化变换和量化模块的硬件实现

获取原文

摘要

H.264 also known as MPEG-4 part 10 or JVT, is a new video coding standard that is extremely efficient and is poised to appear in the next generation of HD-DVD players and recorders. This paper presents one of the first hardware architectures of the transform and quantization blocks, which are incorporated into a software/hardware system implemented on a Virtex II Pro FPGA. This implementation focuses on eliminating drift effects, multiply free and low gain transform, and reducing memory bandwidth. A large system on a programmable chip was developed. It uses a Power PC (PPC) to run a software program to optionally perform DCT and quantization in both the software and hardware. This paper presents DCT and quantization blocks that can process about 1500 Mpixel/s, and a system that can process about 0.8 Mpixel/s.
机译:H.264也称为MPEG-4第10部分或JVT,是一种非常高效的新视频编码标准,有望在下一代HD-DVD播放器和录像机中出现。本文介绍了转换和量化模块的首批硬件架构之一,这些架构已整合到在Virtex II Pro FPGA上实现的软件/硬件系统中。此实现重点在于消除漂移影响,乘以自由和低增益变换,并减少存储器带宽。开发了在可编程芯片上的大型系统。它使用Power PC(PPC)运行软件程序,以选择性地在软件和硬件中执行DCT和量化。本文介绍了可处理约1500 Mpixel / s的DCT和量化块,以及可处理约0.8 Mpixel / s的系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号