首页> 外文会议>Electromagnetic Compatibility, 2003. EMC '03. 2003 IEEE International Symposium on >Delta-I noise suppression techniques in printed circuit boards for clock frequencies over 50 MHz
【24h】

Delta-I noise suppression techniques in printed circuit boards for clock frequencies over 50 MHz

机译:印刷电路板中的Delta-I噪声抑制技术,用于50 MHz以上的时钟频率

获取原文

摘要

Delta-I noise suppression techniques were experimentally investigated on a 16-layer functional board up to 12 GHz. The effect of embedded and high-frequency discrete decoupling capacitors was analyzed both in the frequency and time domains. While noise suppression capabilities of high-frequency discrete decoupling capacitors are restricted to about 250 MHz and below, the embedded capacitance layers are observed to be effective all over the high-frequency range. Instead of using the conventional discrete Fourier transform (DFT), the time domain response is obtained more efficiently by exploiting the periodicity of the delta-I noise. Time domain analysis indicates, when used with embedded capacitance layers, the additional benefit of high-frequency discrete decoupling capacitors are negligible to systems running at very high clock frequencies.
机译:在高达12 GHz的16层功能板上对Delta-I噪声抑制技术进行了实验研究。在频域和时域均分析了嵌入式和高频分立去耦电容器的影响。尽管将高频分立去耦电容器的噪声抑制能力限制在250 MHz或以下,但已观察到嵌入式电容层在整个高频范围内都是有效的。代替使用常规的离散傅里叶变换(DFT),通过利用delta-I噪声的周期性,可以更有效地获得时域响应。时域分析表明,当与嵌入式电容层一起使用时,高频分立去耦电容器的额外优势对于以非常高的时钟频率运行的系统而言是微不足道的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号