首页> 外文会议>Optical Microlithography XIV >Advanced procedure to evaluate process performance at very low k_1 based on device parameters linked to lithography and process data Part II: Verification of cell layout based on integration of optical and electrical simulations
【24h】

Advanced procedure to evaluate process performance at very low k_1 based on device parameters linked to lithography and process data Part II: Verification of cell layout based on integration of optical and electrical simulations

机译:基于链接到光刻和工艺数据的设备参数,以非常低的k_1评估工艺性能的高级过程第二部分:基于光学和电学仿真的集成验证单元布局

获取原文

摘要

This is an extension of our previous work where we discussed basic assumptions of device oriented process verification, Here, we propose an integrated procedure to verify the design of active devices and interconnections. It entails extraction of device, contact, and interconnect electrical performance based on optical simulation of layout geometries, including proximity correction features, combined with critical dimension (CD) variation and misalignment. A critical analysis, proposed in this work, made it possible to focus the simulation on the selected process corner options. We integrated multilevel optical and device simulation to verify dense layouts for deep sub-wavelength design rules in a six-transistor advanced memory cell.
机译:这是我们先前工作的扩展,在此我们讨论了面向设备的过程验证的基本假设。在这里,我们提出了一个集成过程来验证有源设备和互连的设计。它需要根据布局几何的光学模拟(包括接近校正功能)以及临界尺寸(CD)的变化和未对准,来提取设备,触点和互连的电气性能。在这项工作中提出的关键分析使得将模拟集中在所选过程角选项上成为可能。我们集成了多级光学和器件仿真,以验证六晶体管高级存储单元中用于深亚波长设计规则的密集布局。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号