首页> 外文会议>Conference on photomask and X-Ray mask technology >Formal specification and verification of hardware designs
【24h】

Formal specification and verification of hardware designs

机译:正式规范和硬件设计验证

获取原文

摘要

Abstract: Designing modern processors is a great challenges as they involve millions of components. Traditional techniques of testing and simulation do not suffice as the amount of testing required is quite enormous. Design verification is an effective alternative technique for increasing the confidence in the design. Formal verification involves checking whether the system being verified behaves as per the specification using mathematical techniques. In this paper we describe some techniques for enhancing the use of formal methods for the specification and verification of hardware system. We examine how the language Esterel can be used to specify and verify properties of pipelined microprocessor. We also discuss methods for taking hardware descriptions of simple circuits written in VHDL and automatically generating the inputs needed by a theorem prover to prove properties of the circuit. !10
机译:摘要:设计现代处理器是一项巨大的挑战,因为它们涉及数百万个组件。传统的测试和模拟技术无法满足要求的测试量。设计验证是一种有效的替代技术,可提高对设计的信心。正式验证涉及使用数学技术检查要验证的系统是否符合规范。在本文中,我们描述了一些用于增强形式化方法用于规范和验证硬件系统的技术。我们研究了如何使用Esterel语言来指定和验证流水线微处理器的属性。我们还将讨论采用VHDL编写的简单电路的硬件描述并自动生成定理证明者需要的输入以证明电路特性的方法。 !10

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号