首页> 外文会议>ACM/SIGDA international symposium on Field programmable gate arrays >Optimizations for a highly cost-efficient programmable logic architecture
【24h】

Optimizations for a highly cost-efficient programmable logic architecture

机译:针对高成本效益的可编程逻辑架构的优化

获取原文

摘要

Architects of programmable logic devices (PLDs) face several challenges when optimizing a new device family for low manufacturing cost. When given an aggressive die-size goal, functional blocks that seem otherwise insignificant become targets for area reduction. Once low die cost is achieved, it is seen that testing and packaging costs must be considered. Interactions among these three cost contributors pose trade-offs that prevent independent optimization. This paper discusses solutions discovered by the architects optimizing the Altera FLEX 6000 architecture.

机译:

可编程逻辑器件(PLD)的建筑师在优化新器件系列以降低制造成本时面临着若干挑战。当给定一个积极的裸片尺寸目标时,原本不重要的功能块将成为缩小面积的目标。一旦达到较低的裸片成本,就可以看出必须考虑测试和封装成本。这三个成本贡献者之间的相互作用导致了权衡取舍,从而阻碍了独立优化。本文讨论了由建筑师发现的优化Altera FLEX 6000架构的解决方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号