首页> 外文会议>Devices, Circuits and Systems (ICDCS), 2012 International Conference on >Architectural design of a highly programmable Radix-2 FFT processor with efficient addressing logic
【24h】

Architectural design of a highly programmable Radix-2 FFT processor with efficient addressing logic

机译:具有高效寻址逻辑的高度可编程Radix-2 FFT处理器的体系结构设计

获取原文
获取原文并翻译 | 示例

摘要

A large number of efficient fixed geometry Fast Fourier Transform (FFT) VLSI designs have been developed till date. We propose a novel architectural design for a highly programmable Radix-2 Decimation-In-Frequency (DIF) FFT processor using relatively simple memory addressing logic. The 5-level programmability of the design, allows computation of 64, 128, 256, 512 or 1024 point FFT of the input signal, depending on application. Besides, the architecture provides the flexibility of computing an N point FFT for M length data (N >; M), i.e. with an enhanced resolution also. A complete system flow of the entire FFT architecture along with twiddle factor multiplication, bit reversal and a detailed efficient Address Generation Block (AGB) are also presented. The address generation methodology adopted for the proposed design is based on counters and multiplexers which significantly saves the hardware as well as the latency requirement introduced thereon.
机译:迄今为止,已经开发了大量有效的固定几何快速傅里叶变换(FFT)VLSI设计。我们为使用相对简单的存储器寻址逻辑的高度可编程的Radix-2频率抽取(DIF)FFT处理器提出了一种新颖的架构设计。设计的5级可编程性允许根据应用计算输入信号的64、128、256、512或1024点FFT。此外,该架构提供了针对M个长度数据(N>; M)计算N点FFT的灵活性,即,也具有增强的分辨率。还介绍了整个FFT体系结构的完整系统流程,以及旋转因子乘法,位反转和详细的有效地址生成块(AGB)。提议的设计采用的地址生成方法基于计数器和多路复用器,从而大大节省了硬件以及引入的延迟要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号