首页> 外文会议>IEE Colloquium on Active Sound And Vibration Control >Efficient compression and application of deterministic patterns in a logic BIST architecture
【24h】

Efficient compression and application of deterministic patterns in a logic BIST architecture

机译:逻辑BIST架构中有效压缩和确定性模式的应用

获取原文

摘要

We present a novel method to efficiently generate, compress and apply test patterns in a logic BIST architecture. Patterns are generated by a modified automatic test pattern generator (ATPG) and are encoded as linear feedback shift register (LFSR) initial values (seeds); one or more patterns can be encoded into a single LFSR seed. During test application, seeds are loaded into the LFSR with no cycle overhead. The method presented achieves reductions of at least 100x in test data and 10x in tester cycles compared to deterministic ATPG while maintaining complete fault coverage, as confirmed by experimental results on industrial designs.
机译:我们提出了一种在逻辑BIST体系结构中有效生成,压缩和应用测试模式的新颖方法。模式由修改后的自动测试模式生成器(ATPG)生成,并被编码为线性反馈移位寄存器(LFSR)初始值(种子);可以将一个或多个模式编码为单个LFSR种子。在测试应用过程中,无需循环开销即可将种子加载到LFSR中。与确定性的ATPG相比,提出的方法与确定性的ATPG相比,至少可减少100倍的测试数据和10倍的测试器周期,工业设计的实验结果证实了这一点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号