首页> 外文会议>IEE Colloquium on Active Sound And Vibration Control >Test cost reduction for SOCs using TAMs and Lagrange multipliers
【24h】

Test cost reduction for SOCs using TAMs and Lagrange multipliers

机译:使用TAM和Lagrange乘法器降低SOC的测试成本

获取原文

摘要

Recent advances in tester technology have led to automatic test equipment (ATE) that can operate at up to several hundred MHz. However, system-on-chip (SOC) scan chains typically run at lower frequencies (10-50 MHz). The use of high-speed ATE channels to drive slower scan chains leads to an underutilization of resources, thereby resulting in an increase in testing time. We present a new technique to reduce the testing time and test cost by matching high-speed ATE channels to slower scan chains using the concept of virtual test access mechanisms (TAMs). We also present a new TAM optimization framework based in Lagrange multipliers. Experimental results are presented for three industrial circuits from the ITC'02 SOC test benchmarks.
机译:测试仪技术的最新进展已导致自动测试设备(ATE)可以在高达数百MHz的频率下运行。但是,片上系统(SOC)扫描链通常以较低的频率(10-50 MHz)运行。使用高速ATE通道来驱动较慢的扫描链会导致资源利用不足,从而导致测试时间增加。我们提出了一种新技术,通过使用虚拟测试访问机制(TAM)的概念将高速ATE通道与较慢的扫描链相匹配,从而减少了测试时间和测试成本。我们还提出了一个基于拉格朗日乘数的新TAM优化框架。给出了来自ITC'02 SOC测试基准的三个工业电路的实验结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号