首页> 外文会议>ACM/IEEE Design Automation Conference >Late Breaking Results: Distributed Timing Analysis at Scale
【24h】

Late Breaking Results: Distributed Timing Analysis at Scale

机译:迟到的结果:分布式时分分析

获取原文

摘要

As the design complexities continue to grow, the need to efficiently analyze circuit timing with billions of transistors is quickly becoming the major bottleneck to the overall chip design flow. In this work we introduce a distributed timer that (1) has scalable performance, (2) can be seamless integrable to existing EDA applications, (3) enables transparent resource management, (4) has robust fault-tolerant control. We evaluate the distributed timer using a set of large industry benchmarks on a cluster with 24 nodes. The results show that the proposed timer achieves full accuracy over all designs with high performance and good scalability.
机译:由于设计复杂性继续增长,需要有效地分析电路时序,数十亿晶体管正在快速成为整体芯片设计流程的主要瓶颈。在这项工作中,我们介绍了一个分布式计时器,(1)具有可扩展性能,(2)可以是无缝的IDA应用程序,(3)启用透明资源管理,(4)具有鲁棒容错控制。我们使用24个节点的集群上的一组大型行业基准进行评估分布式计时器。结果表明,该拟议的计时器在具有高性能和良好可扩展性的所有设计方面实现了完全精度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号