首页> 外文会议>2019 56th ACM/IEEE Design Automation Conference >Late Breaking Results: Distributed Timing Analysis at Scale
【24h】

Late Breaking Results: Distributed Timing Analysis at Scale

机译:最新成果:大规模的分布式时序分析

获取原文
获取原文并翻译 | 示例

摘要

As the design complexities continue to grow, the need to efficiently analyze circuit timing with billions of transistors is quickly becoming the major bottleneck to the overall chip design flow. In this work we introduce a distributed timer that (1) has scalable performance, (2) can be seamless integrable to existing EDA applications, (3) enables transparent resource management, (4) has robust fault-tolerant control. We evaluate the distributed timer using a set of large industry benchmarks on a cluster with 24 nodes. The results show that the proposed timer achieves full accuracy over all designs with high performance and good scalability.
机译:随着设计复杂度的不断提高,使用数十亿个晶体管高效分析电路时序的需求迅速成为整个芯片设计流程的主要瓶颈。在这项工作中,我们介绍一种分布式计时器,该计时器(1)具有可扩展的性能;(2)可以与现有EDA应用程序无缝集成;(3)启用透明资源管理;(4)具有强大的容错控制能力。我们在具有24个节点的群集上使用一组大型行业基准评估分布式计时器。结果表明,所提出的定时器在所有设计中都具有完全的准确性,并具有高性能和良好的可扩展性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号