首页> 外文会议>ACM/IEEE Design Automation Conference >Architectural Assessment of Design Techniques to Improve Speed and Robustness in Embedded Microprocessors
【24h】

Architectural Assessment of Design Techniques to Improve Speed and Robustness in Embedded Microprocessors

机译:提高嵌入式微处理器速度和鲁棒性设计技术的建筑评估

获取原文

摘要

This work investigates the interrelation of performance and robustness against variability in industrial microprocessor designs. A novel analysis technique for variation-sensitive hardware and two figures of merit to quantify the robustness of a design against variations are proposed. Together with a multi-stage STA this enables an efficient application of low-V_T cell insertion and pulsed latch design to compensate for within-die delay variations. For the same speed margin of 5% on design level, a pulsed latch design of an ARM926 microprocessor shows a 2.5x higher robustness compared to a MS-FF design with selective low-V_T cell insertion.
机译:这项工作调查了工业微处理器设计中的性能和鲁棒性的相互关系。提出了一种用于变化敏感硬件的新型分析技术,以及量化抗变化设计的鲁棒性的两个数字。与多级STA一起,这使得能够有效地应用低V_T细胞插入和脉冲闩锁设计以补偿模延迟变化。对于相同的速度裕度为5%的设计水平,与具有选择性低V_T细胞插入的MS-FF设计相比,ARM926微处理器的脉冲锁存器设计显示了2.5倍的鲁棒性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号