首页> 外文会议>ACM/IEEE Design Automation Conference >Binary de Bruijn on-Chip Network for a Flexible Multiprocessor LDPC Decoder
【24h】

Binary de Bruijn on-Chip Network for a Flexible Multiprocessor LDPC Decoder

机译:Binary de Bruijn适用于柔性多处理器LDPC解码器的片上网络

获取原文

摘要

This paper proposes a novel on-chip interconnection network adapted to a flexible multiprocessor LDPC decoder based on the de Bruijn network. The main characteristics of this network - including its logarithmic diameter, scalable aggregate bandwidth, and optimized routing technique- allow it to efficiently support the communication intensive nature of the application. We present a detailed hardware implementation of the routers and the network interfaces as well as the packet format and the routing algorithm. The latter is a parallelized version of the shortest path with deflection routing algorithm. In order to evaluate the performance of the proposed network, a generic RTL VHDL description has been developed and synthesized with CMOS STMicroelectronics 0.18μm technology. The flexibility and the scalability of this on-chip communication network enable it to be used for any kind of LDPC code.
机译:本文提出了一种基于DE BRUIJN网络的芯片片上互连网络,其适用于柔性多处理器LDPC解码器。该网络的主要特征 - 包括其对数直径,可伸缩的聚合带宽和优化的路由技术 - 允许它有效地支持应用程序的通信密集性质。我们介绍了路由器和网络接口的详细硬件实现以及数据包格式和路由算法。后者是具有偏转路由算法的最短路径的并行化版本。为了评估所提出的网络的性能,已经开发了一种通用的RTL VHDL描述和合成CMOS STMicroelectronics0.18μm技术。该片上通信网络的灵活性和可扩展性使其能够用于任何类型的LDPC代码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号