首页> 外文会议>IEEE Electronic Components and Technology Conference >Minimally Invasive 3D Printed Fixtures for Multi Gb/s Channel Characterization with a Logic Analyzer
【24h】

Minimally Invasive 3D Printed Fixtures for Multi Gb/s Channel Characterization with a Logic Analyzer

机译:具有逻辑分析仪的微创3D打印治具,可实现多Gb / s通道特性

获取原文

摘要

This paper presents a cost-effective method using 3D printing technology to reduce the parasitic losses when probing a channel with a logic analyzer compared to traditional methods. The method is demonstrated on a 16 Gb/s PCIe Gen4 channel, taking advantage of the physically accessible SMT AC decoupling capacitors through a custom fixture to contact the signals of the high-speed serial (HSS) channel.Channel topology, length and transceiver compensation, and sophisticated equalization has increased link frequency dramatically at the cost of complexity. This renders traditional debug activities using an oscilloscope to be of very limited value in the characterization and verification of the link. The protocol-awareness of HSS links, including the use of retimers, makes the use of a logic analyzer necessary.While a logic analyzer fills the need for protocol analysis and timing data to debug link errors that would be undetected by traditional oscilloscope efforts, the fixturing to contact the signals introduces an electrical loading in the channel. As data rates continue to increase, the loading becomes increasingly severe. The commonly available probe connectors for logic analyzers are physically large, require substantial board real estate, and consume a notable percentage of channel margin due to its parasitic losses.With the proposed method, HSS channels can be analyzed during link operation and link training. Prototype parts can be analyzed and, with fore-thought and planning, even failure analysis of customer-failing parts can be investigated. The fixturing is affordable, compact, and configurable using 3D printing technology promising continued use as HSS data rates continue to increase.
机译:与传统方法相比,本文提出了一种使用3D打印技术的经济有效的方法,可减少使用逻辑分析仪探测通道时的寄生损耗。该方法在16 Gb / s PCIe Gen4通道上进行了演示,它通过定制夹具利用物理上可访问的SMT AC去耦电容器来接触高速串行(HSS)通道的信号。通道拓扑,长度和收发器补偿,而复杂的均衡功能却以复杂性为代价,大大提高了链路频率。这使得使用示波器的传统调试活动在链接的表征和验证中的价值非常有限。 HSS链路具有协议意识,包括使用重定时器,因此有必要使用逻辑分析仪。虽然逻辑分析仪满足了协议分析和时序数据的需求,以调试传统示波器无法检测到的链路错误,但固定以接触信号会在通道中引入电负载。随着数据速率的不断提高,负载变得越来越严重。逻辑分析仪常用的探头连接器物理上很大,需要大量的电路板空间,并且由于其寄生损耗而占用大量的通道裕量。通过提出的方法,可以在链接操作和链接训练期间分析HSS通道。可以对原型零件进行分析,并且经过深思熟虑和计划,甚至可以对客户失败零件的故障分析进行调查。使用3D打印技术,该夹具价格合理,结构紧凑且可配置,随着HSS数据速率不断提高,有望继续使用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号