首页> 外文会议>IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems >Hardening a memory cell for low power operation by gate leakage reduction
【24h】

Hardening a memory cell for low power operation by gate leakage reduction

机译:通过栅极泄漏减少硬化用于低功耗操作的存储器单元

获取原文

摘要

A single event causing multiple node upsets is a significant phenomenon for CMOS memories; its occurrence is due to the reduced feature size and the lower power supply voltage in the nanoscales. A low power memory cell that utilizes positive ground level voltage to reduce leakage power (requiring two transistors), is considered and two schemes are proposed for hardening. These designs require 4 additional transistors for hardening, thus they are 12T. The addition of two transistors to reduce the gate leakage is also applied to the DICE cell for comparison purposes (thus making it a 14T scheme for low power operation). A comprehensive simulation based assessment of the performance of these low power cells is pursued under different feature sizes and values of the (virtual) ground level voltage. Figures of merit for performance such as power dissipation, write/read times and static noise margin (SNM) are reported as well as the charge plot of the critical node pair (for tolerance to a single event with single/multiple node upset).
机译:导致多个节点Upsets的单个事件是CMOS存储器的显着现象;其发生是由于纳米镜片中的特征尺寸和较低的电源电压。考虑利用正地电平电压以减少漏电(需要两个晶体管)的低功率存储器单元,并提出了两种用于硬化的方案。这些设计需要4个额外的晶体管进行硬化,因此它们是12t。添加两个晶体管以减少栅极泄漏,也施加到骰子小区以进行比较目的(从而使其成为低功率操作的14T方案)。在不同的特征尺寸和(虚拟)地电平电压的不同特征尺寸和值下,追求基于综合性的基于模拟的评估。报告了诸如功耗,写入/读取时间和静态噪声余量(SNM)的性能的优点和临界节点对的电荷图(对于单个/多个节点折衷的单个事件的容差)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号