首页> 外文会议>IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems >Templated-Based Asynchronous Design for Testable and Fail-Safe Operation
【24h】

Templated-Based Asynchronous Design for Testable and Fail-Safe Operation

机译:基于模板的异步设计,可测试和故障安全操作

获取原文

摘要

Asynchronous design is a promising alternative for emerging technologies facing extreme parameter variation, severe timing/clock skew and power consumption issues. However, the complexity in design and test is one of the major obstacles for the widespread use of asynchronous circuits in digital design. Circuits utilizing templates are often implemented to mitigate the design complexity of an asynchronous circuit. One of the most commonly used pre-designed templates is the so-called Pre-Charged Full Buffer (PCFB), however, when testing template-based designs, most of the faults are undetectable by using conventional methods. In this paper, the PCFB template is designed such that faults always result in three scenarios (deadlock, token generation and dropping) for ease of detection, its operation and the new design of the hardware required for testability are described in detail. It is analytically shown that under a model that includes all single stuck-at faults, the new template (as characterized by novel features in its design) accomplishes ease of testability as well as online detection and fail-safe circuit operation. 100% coverage of single faults is accomplished. Simulation results for benchmark circuits are provided.
机译:异步设计是对极端参数变化的新兴技术,严重时序/时钟偏差和功耗问题的新兴技术是一个有前途的替代方案。然而,设计和测试的复杂性是数字设计中异步电路广泛使用的主要障碍之一。通常实现利用模板的电路以减轻异步电路的设计复杂性。其中一个最常用的预先设计模板是所谓的预充电的全缓冲区(PCFB),但是,在测试基于模板的设计时,大多数故障通过使用传统方法无法察察。在本文中,PCFB模板设计成使得故障总是导致三种情况(死锁,令牌生成和丢弃),以便于检测,其操作和可测试性所需的硬件的新设计进行了详细描述。它在分析上表明,在包括所有单个卡在故障的模型下,新模板(如设计的新功能的特征)在易于测试性以及在线检测和故障安全电路操作的特征。完成了100%的单个故障覆盖。提供了基准电路的仿真结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号