首页> 外文会议>IEEE Latin American Symposium on Circuits and Systems >An Automatic Comparator Offset Calibration for High-Speed Flash ADCs in FDSOI CMOS Technology
【24h】

An Automatic Comparator Offset Calibration for High-Speed Flash ADCs in FDSOI CMOS Technology

机译:FDSOI CMOS技术中的高速闪存ADC的自动比较器失调校准

获取原文

摘要

This paper presents an automatic comparator offset calibration scheme for designing high-speed flash analog-to-digital data converters (ADCs). It leverages the threshold voltage control capability via back-gate in FDSOI CMOS technology and thus does not require extra transistor pairs or capacitive loads, avoiding comparator speed degradation. An automatic calibration approach employing a successive approximation algorithm (SAA) is also developed. The comparator along with the calibration circuit are designed in a 28-nm FDSOI CMOS process. Simulation results show that the design achieves a resolution of 1.84 mV and a calibration range of ±58 mV with a power consumption of 440 μW under a 1V power supply.
机译:本文提出了一种用于设计高速闪存模数数据转换器(ADC)的自动比较器失调校准方案。它通过FDSOI CMOS技术中的背栅来利用阈值电压控制功能,因此不需要额外的晶体管对或电容性负载,从而避免了比较器速度下降。还开发了一种采用逐次逼近算法(SAA)的自动校准方法。比较器和校准电路均采用28nm FDSOI CMOS工艺设计。仿真结果表明,该设计在1V电源下实现了1.84 mV的分辨率和±58 mV的校准范围,功耗为440μW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号