首页> 外文会议>IEEE Applied Power Electronics Conference and Exposition >FPGA Resource Optimization Method for Hardware in the Loop Real-time Simulation of Power Converters
【24h】

FPGA Resource Optimization Method for Hardware in the Loop Real-time Simulation of Power Converters

机译:电源转换器实时仿真中硬件的FPGA资源优化方法

获取原文

摘要

For the Hardware-In-The-Loop (HIL) real-time simulation of power converters, it is contradictory between the model precision and FPGA resources when the power converter model is implemented in FPGA. To optimize FPGA resources, the quantitative relation of the time step, word-length, and model precision have been studied. Based on the Signal-Noise Ratio (SNR) theory, this paper proposes a quantitative algorithm to choose optimal time step and word-length that meet the model precision to minimize the FPGA resources in HIL real-time simulation. Taking the three-phase inverter with LC filter as the example, the algorithm has been proven by the offline simulation results. The comparative analysis results show that the word-length for 21 bits, time step for 100ns are the optimal choice to minimize the FPGA resources. Finally, this method is verified by comparing the HIL real-time simulation results with the real experimental results.
机译:对于功率转换器的硬件在环(HIL)实时仿真,当在FPGA中实现功率转换器模型时,模型精度与FPGA资源之间是矛盾的。为了优化FPGA资源,已经研究了时间步长,字长和模型精度之间的定量关系。本文基于信噪比(SNR)理论,提出了一种量化算法,以选择满足模型精度的最优时间步长和字长,以最大限度地减少HIL实时仿真中的FPGA资源。以带LC滤波器的三相逆变器为例,通过离线仿真结果证明了该算法的有效性。对比分析结果表明,21位的字长,100ns的时间步长是最小化FPGA资源的最佳选择。最后,通过将HIL实时仿真结果与实际实验结果进行比较来验证该方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号