首页> 外文期刊>Energies >Hardware in the Loop Real-time Simulation for the Associated Discrete Circuit Modeling Optimization Method of Power Converters
【24h】

Hardware in the Loop Real-time Simulation for the Associated Discrete Circuit Modeling Optimization Method of Power Converters

机译:功率变换器相关离散电路建模优化方法的硬件在环实时仿真

获取原文
           

摘要

Due to the complicated circuit topology and high switching frequency, field-programmable gate arrays (FPGA) can stand up to the challenges for the hardware in the loop (HIL) real-time simulation of power electronics converters. The Associated Discrete Circuit (ADC) modeling method, which has a fixed admittance matrix, greatly reduces the computation cost for FPGA. However, the oscillations introduced by the switch-equivalent model reduces the simulation accuracy. In this paper, firstly, a novel algorithm is proposed to determine the optimal discrete-time switch admittance parameter, Gs , which is obtained by minimizing the switching loss. Secondly, the FPGA resource optimization method, in which the simulation time step, bit-length, and model precision are taken into consideration, is presented when the power electronics converter is implemented in FPGA. Finally, the above method is validated on the topology of a three-phase inverter with LC filters. The HIL simulation and practicality experiments verify the effect of FPGA resource optimization and the validity of the ADC modeling method, respectively.
机译:由于复杂的电路拓扑结构和高开关频率,现场可编程门阵列(FPGA)可以应对电力电子转换器的环路(HIL)实时仿真硬件的挑战。具有固定导纳矩阵的关联离散电路(ADC)建模方法大大降低了FPGA的计算成本。但是,等效开关模型引入的振荡会降低仿真精度。本文首先提出了一种新的算法,用于确定最优的离散时间开关导纳参数Gs,该参数是通过最小化开关损耗而获得的。其次,提出了一种在FPGA中实现电力电子转换器时要考虑仿真时间步长,位长和模型精度的FPGA资源优化方法。最后,以上方法在带有LC滤波器的三相逆变器的拓扑结构上得到了验证。 HIL仿真和实用性实验分别验证了FPGA资源优化的效果和ADC建模方法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号