首页> 外文会议>IEEE Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems >A Compact 3.9-4.7 GHz, 0.82 mW All-Digital PLL with 543 fs RMS Jitter in 28 nm CMOS
【24h】

A Compact 3.9-4.7 GHz, 0.82 mW All-Digital PLL with 543 fs RMS Jitter in 28 nm CMOS

机译:紧凑的3.9-4.7 GHz,0.82 mW全数字PLL,在28 nm CMOS中具有543 fs RMS抖动

获取原文

摘要

This paper presents an ultra-low power alldigital phase-locked loop (ADPLL) with 543 fs rms jitter. Fabricated in a commercial 28-nm CMOS technology, the ADPLL covers 3.95-to-4.685 GHz (17% fractional tuning range). Measured phase noise (PN) at 100 kHz, 1 MHz and 10 MHz offsets is -98.3, -104.1 and -126.5 dBc/Hz respectively (referenced to 4.6 GHz). Integrated PN of less than -36 dBc Single Side Band (SSB) was recorded for 10 kHz to 20 MHz integration range. The ADPLL consumes 572 μA from a 0.8V analog supply and 400 μA from a 0.9 V digital supply, for a total power consumption of 0.82 mW. The ADPLL occupies an active area of less than 0.105 mm2.
机译:本文提出了具有543 fs rms抖动的超低功耗全数字锁相环(ADPLL)。 ADPLL采用商用28nm CMOS技术制造,覆盖3.95至4.685 GHz(17%的小范围调谐范围)。在100 kHz,1 MHz和10 MHz偏移处测得的相位噪声(PN)分别为-98.3,-104.1和-126.5 dBc / Hz(参考4.6 GHz)。在10 kHz至20 MHz的积分范围内,记录的小于-36 dBc单边带(SSB)的PN积分。 ADPLL从0.8V模拟电源消耗572μA的电流,而从0.9 V数字电源消耗400μA的电流,总功耗为0.82 mW。 ADPLL的有效面积小于0.105 mm 2

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号