...
首页> 外文期刊>Solid-State Circuits, IEEE Journal of >A 9.2–12.7 GHz Wideband Fractional-N Subsampling PLL in 28 nm CMOS With 280 fs RMS Jitter
【24h】

A 9.2–12.7 GHz Wideband Fractional-N Subsampling PLL in 28 nm CMOS With 280 fs RMS Jitter

机译:在280 fs RMS抖动的28 nm CMOS中的9.2-12.7 GHz宽带小数N分采样PLL

获取原文
获取原文并翻译 | 示例

摘要

This paper describes a fractional-N subsampling PLL in 28 nm CMOS. Fractional phase lock is made possible with almost no penalty in phase noise performance thanks to the use of a 10 bit, 0.55 ps/LSB digital-to-time converter (DTC) circuit operating on the sampling clock. The performance limitations of a practical DTC implementation are considered, and techniques for minimizing these limitations are presented. For example, background calibration guarantees appropriate DTC gain, reducing spurs. Operating at 10 GHz the system achieves −38 dBc of integrated phase noise (280 fs RMS jitter) when a worst case fractional spur of −43 dBc is present. In-band phase noise is at the level of −104 dBc/Hz. The class-B VCO can be tuned from 9.2 GHz to 12.7 GHz (32%). The total power consumption of the synthesizer, including the VCO, is 13 mW from 0.9 V and 1.8 V supplies.
机译:本文介绍了28 nm CMOS中的分数N次采样PLL。由于采用了在采样时钟上运行的10位,0.55 ps / LSB数模转换器(DTC)电路,因此可以实现分数相位锁相而几乎不会损害相位噪声性能。考虑了实际DTC实施的性能限制,并提出了将这些限制降至最低的技术。例如,背景校准可确保适当的DTC增益,从而减少杂散。当存在最坏情况的-43 dBc的分数杂散时,系统以10 GHz的频率运行时,系统可实现-38 dBc的积分相位噪声(280 fs RMS抖动)。带内相位噪声处于-104 dBc / Hz的水平。 B类VCO可以从9.2 GHz调谐到12.7 GHz(32%)。使用0.9 V和1.8 V电源时,包括VCO在内的合成器的总功耗为13 mW。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号