首页> 外文会议>International Conference on Advances in Computational Tools for Engineering Applications >Hardware Architecture For A Shift-Based Parallel Odd-Even Transposition Sorting Network
【24h】

Hardware Architecture For A Shift-Based Parallel Odd-Even Transposition Sorting Network

机译:基于Shift的并行奇数偶数转换排序网络的硬件架构

获取原文

摘要

Sorting is one of the most frequently executed routines on modern computers. Such algorithms are classically implemented as software programs and can contribute significantly to the overall execution time of a process. In this respect, implementing sorting algorithms in hardware can dramatically increase the overall performance of the applications embodying them. This paper proposes an optimized hardware architecture for a parallel Odd-Even transposition sorting network, on field programmable gate array (FPGA) based embedded systems. This implementation introduces a modification of the classical Odd-Even Transposition sorting algorithm. This modification is a shift-based approach offering high flexibility for general purpose applications. The proposed architecture results in increasing overall performance by minimizing hardware resource utilization, increasing the operating frequency and reducing complexity. Simulation and synthesis results demonstrates that the proposed architecture is minimal in size, can operate on odd and even length arrays, capable of sorting arrays of length larger than two times the number of available processors, and can begin the sorting process at data input.
机译:排序是现代计算机上最常用的例程之一。此类算法经典地实现为软件程序,并且可以对过程的整体执行时间进行显着贡献。在这方面,在硬件中实现排序算法可以显着提高体现它们的应用的整体性能。本文提出了一种针对基于现场可编程门阵列(FPGA)的嵌入式系统的并行奇数转置分类网络的优化硬件架构。该实现介绍了经典奇数偶数输出分选算法的修改。这种修改是一种基于换档的方法,为通用应用提供了高灵活性。所提出的架构通过最小化硬件资源利用率,增加工作频率并降低复杂性来导致越来越大的整体性能。仿真和合成结果表明,所提出的架构的大小最小,可以在奇数甚至长度阵列上运行,能够对可用处理器的数量的长度大于两倍的长度分类,并且可以在数据输入处开始排序过程。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号