首页> 外文会议>International Conference on Data Science, Machine Learning and Applications >Performance Analysis of 8-Bit Vedic Multipliers Using HDL Programming
【24h】

Performance Analysis of 8-Bit Vedic Multipliers Using HDL Programming

机译:使用HDL编程的8位吠陀乘法器性能分析

获取原文

摘要

Now a days, Multiplier plays a vital role in the implementation of various digital and signal processing applications. As the technology is advancing at a good pace, most of the designers opted for a multiplier with various design objectives like low power dissipation, high speed, less area or a combination of them. In this work, architectures of various conventional multipliers and Vedic multiplier based on UT and Nikhalam Sutra are studied and implemented. The simulation results of theses multipliers are plotted. A comparison table of various multipliers is tabulated in terms of area and delay.
机译:如今,乘法器在各种数字和信号处理应用程序的实现中起着至关重要的作用。随着技术的快速发展,大多数设计师选择了具有多种设计目标的乘法器,例如低功耗,高速,较小的面积或它们的组合。在这项工作中,研究并实现了各种基于UT和Nikhalam Sutra的常规乘法器和Vedic乘法器的体系结构。绘制了这些乘法器的仿真结果。各种乘法器的比较表以面积和延迟的形式列出。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号