首页> 外文会议>International Conference on Signal Processing and Communication >A novel sequence latched synchronizer design interface for asynchronous clock domains
【24h】

A novel sequence latched synchronizer design interface for asynchronous clock domains

机译:一种用于异步时钟域的新型序列锁存同步器设计界面

获取原文

摘要

The paper introduces a novel synchronization scheme for digital circuits considering both the elimination of metastability and latency that occurs during the data transfer between asynchronous clock domains. An architectural approach that overcomes the amount of duplication over conventional speculative methods is proposed. The method reliably transfers the data between flip-flops during synchronization cycles. We present an FSM model that achieves tremendous improvement in hardware costs. A further analysis on system latency with an additional source synchronous clock at a higher frequency completely eliminates it. Synthesis results verify our approach by showing a 50% reduction in hardware and zero latency.
机译:本文介绍了一种用于数字电路的新型同步方案,考虑到消除异步时钟域之间的数据传输期间发生的衡量性和延迟。提出了一种克服传统推测方法的复制量的建筑方法。该方法可靠地传输在同步周期期间触发器之间的数据之间的数据。我们展示了一个FSM模型,实现了硬件成本的巨大提高。在较高频率下与额外源同步时钟的系统延迟进一步分析完全消除了它。综合结果通过显示硬件和零延迟的50±%减少来验证我们的方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号