首页> 外文会议>International Conference on Microelectronics >A 0.14-3.5 GHz All Digital PLL with improved fast frequency-lock and a novel TDC-based self-calibration capability
【24h】

A 0.14-3.5 GHz All Digital PLL with improved fast frequency-lock and a novel TDC-based self-calibration capability

机译:具有改进的快速锁频功能和基于TDC的新型自校准功能的0.14-3.5 GHz全数字PLL

获取原文

摘要

An AD-PLL with a self-calibrated hierarchical Time to Digital Converter (TDC) is proposed to attain a wide range of operation and a phase error monitor to reduce the process lock. To cover a wide range of frequency with improved spectral purity, two digitally controlled oscillators are proposed. An LC-tank oscillator with a tunable active inductor is used to reach the on-GHz band with a fine tuning resolution, while the sub-GHz is covered by an interpolated ring DCO. The proposed ADPLL is designed using a 90 nm TSMC CMOS process. The operational frequency range of the proposed circuit varies from 140 MHz to 3.52 GHz. The ADPLL achieves a fast settling time of less than 5 μs. By consuming 13.4 mW, the frequency synthesizer achieves -105 dBc/Hz far-off phase noise and -55 dBc fractional spur.
机译:提出了一种具有自校准分层时间数字转换器(TDC)的AD-PLL,以实现广泛的工作范围,并提供相位误差监控器以减少过程锁定。为了以改善的频谱纯度覆盖宽范围的频率,提出了两个数控振荡器。具有可调谐有源电感器的LC tank振荡器用于以精细的调谐分辨率达到GHz频段,而sub-GHz则由插值环DCO覆盖。拟议的ADPLL是使用90 nm TSMC CMOS工艺设计的。拟议电路的工作频率范围从140 MHz到3.52 GHz不等。 ADPLL的快速建立时间小于5μs。通过消耗13.4 mW,频率合成器可实现-105 dBc / Hz的远距相位噪声和-55 dBc的分数杂散。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号