首页> 外文会议>IEEE International Conference on Electronics, Circuits and Systems >Can Approximate Computing Reduce Power Consumption on FPGAs?
【24h】

Can Approximate Computing Reduce Power Consumption on FPGAs?

机译:近似计算可以降低FPGA的功耗吗?

获取原文

摘要

Approximate computing allows tackling conflicting objectives, such as power and accuracy of computations. In this paper, we first describe how knowledge of stimuli's specific features can help in quantifying and improving power savings by means of approximate computing. We investigate FPGA implementations of several approximate circuits and compare their power consumption with non-approximating versions. In particular, we study approximate arithmetics and a clock-gate based technique called memoization. Moreover, we compare the accuracy of estimation techniques for power consumption evaluation versus real measurements under controlled environments. We also experimentally quantify the relationship between switching activity and power consumption. Two important results are concluded from our investigations: (1) Approximate arithmetics do not necessarily consume less power than conventional circuits, whereas memoization techniques can, in fact, reduce power consumption. (2) Simulation-based power evaluation for approximate FPGA implementations can reach fidelity values up to about 89% in input-dependent power characteristics. Yet, to evaluate absolute savings, measurements are required.
机译:近似计算可以解决冲突的目标,例如计算的能力和准确性。在本文中,我们首先描述有关刺激的特定功能的知识如何通过近似计算来帮助量化和改善节能效果。我们研究了几种近似电路的FPGA实现,并将其功耗与非近似版本进行了比较。特别地,我们研究近似算术和基于时钟门的技术,称为备忘录。此外,我们比较了功耗控制评估技术与受控环境下的实际测量技术的准确性。我们还通过实验量化了开关活动和功耗之间的关系。我们的研究得出两个重要结果:(1)近似算术不一定比传统电路消耗更少的功率,而记忆技术实际上可以减少功耗。 (2)对于近似的FPGA实现,基于仿真的功耗评估可以在高达89%的输入相关功耗特性中达到保真度值。但是,要评估绝对节省量,就需要进行测量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号