首页> 外文会议>IEEE International Symposium on Asynchronous Circuits and Systems >Formal Verification of Mixed Synchronous Asynchronous Systems Using Industrial Tools
【24h】

Formal Verification of Mixed Synchronous Asynchronous Systems Using Industrial Tools

机译:使用工业工具对混合同步异步系统进行形式验证

获取原文

摘要

Asynchronous circuits are pervasive in modern synchronous systems, but they are still designed and verified in isolation, using dedicated asynchronous design flows, formalisms and tools. We describe a method to verify gate-level asynchronous circuit implementations using formal verification tools and property languages for synchronous logic. We report observations and findings from applying this method to use case designs using an industrial and an open source formal verification tools for synchronous logic, and compare performance and verification capabilities against two verification tools for asynchronous circuits. Finally, we discuss the advantages and practical considerations of bridging synchronous logic verification tools to the domain of asynchronous circuits. Our main conclusion is that, while there are performance penalties, there is still significant value in enabling users to verify asynchronous circuits using tools that may be more familiar, trusted or more widely adopted.
机译:异步电路在现代同步系统中无处不在,但仍然使用专用的异步设计流程,形式和工具对它们进行隔离设计和验证。我们描述了一种使用形式验证工具和用于同步逻辑的属性语言来验证门级异步电路实现的方法。我们报告了将这种方法应用于工业逻辑和开放源代码形式的用于同步逻辑的形式验证工具的用例设计的观察结果,并将性能和验证功能与两个用于异步电路的验证工具进行了比较。最后,我们讨论了将同步逻辑验证工具桥接到异步电路领域的优点和实际考虑。我们的主要结论是,尽管存在性能损失,但使用户能够使用可能更熟悉,更受信任或更广泛采用的工具来验证异步电路仍然具有重大价值。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号