首页> 外文会议>IEEE International Conference on Recent Trends in Electronics, Information and Communication Technology >Verification of Interconnection IP for Automobile Applications using System Verilog and UVM
【24h】

Verification of Interconnection IP for Automobile Applications using System Verilog and UVM

机译:使用System Verilog和UVM验证汽车应用的互联IP

获取原文

摘要

As the SoC complexity is increasing day by day to incorporate more functionalities, verification is also becoming complex and time consuming. To enable faster verification, a structured methodology is required. Universal Verification Methodology (UVM) is one such method consisting of a library of base classes based on SystemVerilog which can be extended for the required functionality. In this paper, an interconnection soft Intellectual Property (IP) used in automobile applications for incorporating complex functionalities is verified efficiently using UVM. The IP is highly programmable and parameterized for wide range of products. The basic metrics of verification, namely, code coverage and functional coverage are achieved in an efficient manner using the methodology. The code coverage was found to be 80.3% and functional coverage was found to be 82.08%.
机译:由于SoC复杂性日益增加以纳入更多功能,因此验证也变得复杂且耗时。为了实现更快的验证,需要一种结构化方法。通用验证方法(UVM)是一个这样的方法,该方法由基于SystemVerilog的基类库组成,其可以扩展到所需的功能。本文使用UVM有效地验证了用于掺入复杂功能的汽车应用中使用的互连软知识产权(IP)。 IP是高度可编程和参数化的广泛产品。使用方法的有效方式实现验证,即代码覆盖和功能覆盖的基本度量。守则覆盖率被发现为80.3%,发现功能覆盖率为82.08%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号