首页> 外文期刊>Journal of instrumentation: an IOP and SISSA journal >Simulation of digital pixel readout chip architectures with the RD53 SystemVerilog-UVM verification environment using Monte Carlo physics data
【24h】

Simulation of digital pixel readout chip architectures with the RD53 SystemVerilog-UVM verification environment using Monte Carlo physics data

机译:使用蒙特卡罗物理数据在RD53 SystemVerilog-UVM验证环境下模拟数字像素读出芯片架构

获取原文
获取原文并翻译 | 示例
           

摘要

The simulation and verification framework developed by the RD53 collaboration is a powerful tool for global architecture optimization and design verification of next generation hybrid pixel readout chips. In this paper the framework is used for studying digital pixel chip architectures at behavioral level. This is carried out by simulating a dedicated, highly parameterized pixel chip description, which makes it possible to investigate different grouping strategies between pixels and different latency buffering and arbitration schemes. The pixel hit information used as simulation input can be either generated internally in the framework or imported from external Monte Carlo detector simulation data. The latter have been provided by both the CMS and ATLAS experiments, featuring HL-LHC operating conditions and the specifications related to the Phase 2 upgrade. Pixel regions and double columns were simulated using such Monte Carlo data as inputs: the performance of different latency buffering architectureswas compared and the compliance of different link speeds with the expected column data rate was verified.
机译:RD53合作开发的仿真和验证框架是用于全局架构优化和下一代混合像素读出芯片设计验证的强大工具。在本文中,该框架用于在行为层面研究数字像素芯片架构。这是通过模拟专用的,高度参数化的像素芯片描述来执行的,这使得可以研究像素之间的不同分组策略以及不同的延迟缓冲和仲裁方案。可用作模拟输入的像素命中信息可以在框架内部生成,也可以从外部蒙特卡洛检测器模拟数据导入。后者由CMS和ATLAS实验共同提供,具有HL-LHC操作条件以及与第二阶段升级有关的规范。使用此类蒙特卡洛数据作为输入来模拟像素区域和双列:比较了不同延迟缓冲体系结构的性能,并验证了不同链接速度与预期列数据速率的一致性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号